# CPE 186 Computer Hardware Design

Intro to Reflected-Wave Switching

## Incident-Wave Switching

#### Device Loads Distributed Along a Trace



## Reflected-Wave Switching

High-Going Signal Reflects and Is Doubled Note that CLK is not a reflected-wave signal. **PCI CLK Cycle** 30ns (at 33MHz) <u>©</u> Tsu Tprop min Tval 11ns max

## Reflected Wave Switching

Low-Going Signal Reflects and Is Doubled

Note that CLK is not a reflected-wave signal.



#### PCI Clock Waveform



## PCI Clock and Reset Specifications

| Symbol            | Parameter           | Min | Max | Units |  |
|-------------------|---------------------|-----|-----|-------|--|
| T <sub>cyc</sub>  | CLK Cycle Time      | 30  | 8   | ns    |  |
| T <sub>high</sub> | CLK High Time       | 11  |     | ns    |  |
| T <sub>low</sub>  | <b>CLK</b> Low Time | 11  |     | ns    |  |
| -                 | CLK Slew Rate       | 1   | 4   | V/ns  |  |
| -                 | RST# Slew Rate      | 50  | -   | mV/ns |  |

## PCI Timing Parameters

| Symbol                 | Parameter                                      | Min                    | Max | Units  | Notes   |
|------------------------|------------------------------------------------|------------------------|-----|--------|---------|
| T <sub>val</sub>       | CLK to Signal Valid Delay - bused signals      | 2                      | 11  | ns     | 1, 2, 3 |
| T <sub>val</sub> (ptp) | CLK to Signal Valid Delay - point to point     | 2                      | 12  | ns     | 1, 2, 3 |
| T <sub>on</sub>        | Float to Active Delay                          | 2                      |     | ns     | 1, 7    |
| T <sub>off</sub>       | Active to Float Delay                          |                        | 28  | ns     | 1, 7    |
| T <sub>su</sub>        | Input Setup Time to <b>CLK</b> - bused signals | 7                      |     | ns     | 3, 4, 8 |
| T <sub>su</sub> (ptp)  | Input Setup Time to CLK - point to point       | 10, 12                 |     | ns     | 3, 4    |
| T <sub>h</sub>         | Input Hold Time from CLK                       | 0                      |     | ns     | 4       |
| T <sub>rst</sub>       | Reset active time after power stable           | 1                      |     | ms     | 5       |
| T <sub>rst-clk</sub>   | Reset active time after <b>CLK</b> STABLE      | 100                    |     | μs     | 5       |
| T <sub>rst-off</sub>   | Reset Active to Output Float delay             |                        | 40  | ns     | 5, 6,7  |
| T <sub>rrsu</sub>      | REQ64# to RST# Setup time                      | 10*T <sub>cyc</sub>    |     | ns     |         |
| T <sub>rrh</sub>       | RST# to REQ64# Hold time                       | 0                      | 50  | ns     |         |
| T <sub>rhfa</sub>      | RST# High to First configuration Access        | <b>2</b> <sup>25</sup> |     | clocks |         |
| T <sub>rhff</sub>      | RST# High to First FRAME# assertion            | 5                      |     | clocks |         |

## 33 MHz vs. 66 MHz PCI Timing

$$T_{cyc} \ge T_{val} + T_{prop} + T_{skew} + T_{su}$$



### Clock Skew

| Symbol            | 5V Signaling | 3.3V Signaling      | Units |  |
|-------------------|--------------|---------------------|-------|--|
| V <sub>test</sub> | 1.5          | 0.4 V <sub>CC</sub> | V     |  |
| T <sub>skew</sub> | 2 (max)      | 2 (max)             | ns    |  |

